Image for Mitigating process variability and soft errors at circuit-level for FinFETs

Mitigating process variability and soft errors at circuit-level for FinFETs

See all formats and editions

This book evaluates the influence of process variations (e.g. work-function fluctuations) and radiation-induced soft errors in a set of logic cells using FinFET technology, considering the 7nm technological node as a case study.

Moreover, for accurate soft error estimation, the authors adopt a radiation event generator tool (MUSCA SEP3), which deals both with layout features and electrical properties of devices.  The authors also explore four circuit-level techniques (e.g. transistor reordering, decoupling cells, Schmitt Trigger, and sleep transistor) as alternatives to attenuate the unwanted effects on FinFET logic cells.

This book also evaluates the mitigation tendency when different levels of process variation, transistor sizing, and radiation particle characteristics are applied in the design.

An overall comparison of all methods addressed by this work is provided allowing to trace a trade-off between the reliability gains and the design penalties of each approach regardingthe area, performance, power consumption, single event transient (SET) pulse width, and SET cross-section.

Read More
Special order line: only available to educational & business accounts. Sign In
£47.99 Save 20.00%
RRP £59.99
Product Details
3030683702 / 9783030683702
Paperback / softback
11/03/2022
Switzerland
English
131 pages : illustrations (black and white, and colour)
24 cm